Staff Design Verification Engineer: Server class ARM Sub-system Focused
Tsavorite Scalable Intelligence
2 - 5 years
Bengaluru
Posted: 27/12/2025
Job Description
Staff Design Verification Engineer: Server class ARM Sub-system Focused
Bangalore
Founded in 2023,by Industry veterans HQ in California,US
Location: Greater Bengaluru Area
Company Description
We are looking for exceptional talent and leadership to join , the worlds first company developing Agentic Silicon for powering the future of AI.
Founded in 2023, our team consists of 90+ highly skilled engineers from leading companies such as Intel, Marvell, Nvidia, Qualcomm, Cisco, AMD, Apple etc. We have deep customer engagements across America, Europe, and Asia, and demonstrated functional prototypes to prove our concept and vision.
Staff Design Verification Engineer: Server class ARM Sub-system Focused
Job Description
In this role you will be working on server class ARM CPUSS sub-system verification at block and SoC level. The task list includes, but is not limited to, testplan development, env development, checker/scoreboard development, test execution and analysis at sub-system, chiplet and multi-chiplet level
Roles And Responsibilities
- Partner with Architects and RTL Design team to grasp high-level system requirements and specifications.
- Formulate comprehensive test and coverage plans to match the Architecture and micro-architecture.
- Develop the verification environment and reusable bus functional models, stimulus, checkers, assertions, trackers, and coverage metrics.
- Create verification plans and develop testbenches tailored to assigned IP/Sub-system or functional domain.
- Execute verification plans, including tasks such as design bring-up, setting up the DV environment, running regressions for feature validation, and debugging test failures.
- Support post-Si bring-up and debug activities.
- Track and communicate progress in the DV process by using key metrics like testplan status, bug tracking and coverage reports.
Requirements
- Bachelors or Masters degree in Electrical/Electronics Engineering/Science with 5 to 10 years of relevant experience
- Strong Architecture domain knowledge in ARM subsystems (A-cores) including booting and code execution/debug.
- Working knowledge on CMN (Coherent Mesh Network), SMMU (System Memory Management Unit), GIC (Generic Interrupt Controller), ARM Chip-to-Chip
- Expertise in coherency concepts and CHI protocol
- Knowledge of interaction of CPUSS with High performance NoCs and Memory systems
- Must have strong expertise with SV/UVM methodology and/or C/C++ based verification with 5yrs+ hands-on experience in IP/sub-system and/or SoC level verification
- Hands on experience and expertise with industry standard verification tools for simulation and debug (Questa/VCS, Visualizer)
- Experience using random stimulus along with functional coverage and assertion-based verification methodologies a must.
Preferred Qualifications:
- Experience in development of UVM based verification environments from scratch.
- Hands on experience doing verification on ARM CPUSS for server class design
- Hands on expertise and protocol knowledge in any of: CHI/APB/AXI/CXS.
- A strong drive for DV infrastructure automation
Contact:
Uday
Mulya Technologies
"Mining The Knowledge Community"
Services you might be interested in
Improve Your Resume Today
Boost your chances with professional resume services!
Get expert-reviewed, ATS-optimized resumes tailored for your experience level. Start your journey now.
