NOC/IP-Design Verification Lead Engineer
ACL Digital
5 - 10 years
Bengaluru
Posted: 10/12/2025
Job Description
Exp: 8+ Years
Location: Bangalore
JD:
Key Responsibilities:
Develop UVM-based verification environments for NoC/IP blocks such as FlexNoC, GNOC, or custom NoC fabrics.
Define and implement test plans, coverage models, scoreboards, monitors, and checkers for coherent and non-coherent traffic.
Integrate and verify IPs like AXI4, CHI-B/C/E, PCIe, and UCIe connected via NoC.
Model and validate credit-based flow control, packet routing, QoS, and virtual channel behavior.
Perform assertion-based verification (SVA/DVL) for protocol compliance and corner cases.
Debug complex interactions at simulation or emulation level, including deadlocks, congestion, or ordering violations.
Work closely with architects and RTL teams to align verification coverage and performance metrics.
Perform coverage closure (code + functional) and ensure complete verification sign-off.
Required Skills:
Strong experience with SystemVerilog, UVM, and object-oriented testbench development.
In-depth knowledge of NoC protocols (AXI4, CHI, TileLink, or proprietary NoC).
Verification experience with coherent interconnects, cacheable traffic, and memory subsystem validation.
Familiarity with Synopsys, Cadence, or Siemens verification tools (VCS/Xcelium/Questa).
Familiarity with formal verification, assertions (SVA/PSL), and coverage metrics.
Ability to debug low-level issues using waveform analysis, scoreboards, and transactors.
Familiarity with multi-core CPU, DSP, or GPU interconnect systems is a plus.
Services you might be interested in
Improve Your Resume Today
Boost your chances with professional resume services!
Get expert-reviewed, ATS-optimized resumes tailored for your experience level. Start your journey now.
